資料介紹
This 25-bit 1:1 or 14-bit 1:2 configurable registered buffer is designed for 1.7-V to 1.9-V VCC operation. In the 1:1 pinout configuration, only one device per DIMM is required to drive nine SDRAM loads. In the 1:2 pinout configuration, two devices per DIMM are required to drive 18 SDRAM loads.
All inputs are SSTL_18, except the LVCMOS reset (RESET) and LVCMOS control (Cn) inputs. All outputs are edge-controlled circuits optimized for unterminated DIMM loads and meet SSTL_18 specifications.
The SN74SSTU32864D operates from a differential clock (CLK and CLK). Data are registered at the crossing of CLK going high and CLK going low.
The C0 input controls the pinout configuration of the 1:2 pinout from register-A configuration (when low) to register-B configuration (when high). The C1 input controls the pinout configuration from 25-bit 1:1 (when low) to 14-bit 1:2 (when high). C0 and C1 should not be switched during normal operation. They should be hard-wired to a valid low or high level to configure the register in the desired mode. In the 25-bit 1:1 pinout configuration, the A6, D6, and H6 terminals are driven low and should not be used.
In the DDR2 RDIMM application, RESET is specified to be completely asynchronous with respect to CLK and CLK. Therefore, no timing relationship can be ensured between the two. When entering reset, the register is cleared and the data outputs are driven low quickly, relative to the time to disable the differential input receivers. However, when coming out of reset, the register becomes active quickly, relative to the time required to enable the differential input receivers. As long as the data inputs are low, and the clock is stable during the time from the low-to-high transition of RESET until the input receivers are fully enabled, the design of the SN74SSTU32864D must ensure that the outputs remain low, thus ensuring no glitches on the output.
To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the low state during power up.
The device supports low-power standby operation. When RESET is low, the differential input receivers are disabled, and undriven (floating) data, clock, and reference voltage (VREF) inputs are allowed. In addition, when RESET is low, all registers are reset and all outputs are forced low. The LVCMOS RESET and Cn inputs always must be held at a valid logic high or logic low level.
The device also supports low-power active operation by monitoring both system chip select (DCS and CSR) inputs and will gate the Qn outputs from changing states when both DCS and CSR inputs are high. If either DCS or CSR input is low, the Qn outputs function normally. The RESET input has priority over the DCS and CSR control and forces the output low. If the DCS control functionality is not desired, the CSR input can be hard-wired to ground, in which case the setup-time requirement for DCS is the same as for the other D data inputs.
The two VREF pins (A3 and T3) are connected together internally by approximately 150 . However, it is necessary to connect only one of the two VREF pins to the external VREF power supply. An unused VREF pin should be terminated with a VREF coupling capacitor.
- SN74SSTU32864可配置寄存器緩沖器數據表
- 74SSTU32864/A/C/D/G 數據表
- SN74ALVCH16601,pdf(18-BIT UNIV
- SN74ALVCH16600,pdf(18-BIT UNIV
- SN74SSTV16857,pdf(25-BIT REGIS
- SN74SSTU32866A,pdf(25-Bit Conf
- SN74SSTU32866,pdf(25-BIT CONFI
- SN74SSTU32864E,pdf(25-Bit Conf
- SN74SSTU32864C,pdf(25-Bit Conf
- SN74SSTU32864,pdf(25-BIT CONFI
- SN74LVC32373A,pdf(32-BIT TRANS
- SN74LVCH32374A,pdf(32-Bit Edge
- SN74ALVCH162374,pdf(16-BIT EDG
- SN74ALVCH32973,pdf(16-BIT BUS
- 74LS91/SN74LS91/SN5491 pdf dat
- Linux系統中Limit設置詳解大全 3702次閱讀
- 如何用Springboot整合Redis 601次閱讀
- 74ls74雙d觸發器引腳圖 74ls74雙D觸發器功能測試 8.9w次閱讀
- dfrobot小創客輕松玩轉micro:bit介紹 1893次閱讀
- 微雪電子bit|micro:bit喇叭擴展板簡介 2438次閱讀
- 淺談SN74HC541特征應用及設備信息 3906次閱讀
- 分享SN74HC541N集成塊的功能及邏輯圖函數表 1.1w次閱讀
- 74ls174是D觸發器嗎?74ls174引腳圖及功能表_邏輯圖及特性 3.9w次閱讀
- 74ls74中文資料匯總(74ls74引腳圖及功能_內部結構及應用電路) 61.6w次閱讀
- 74ls175是什么(74ls175引腳圖及功能_內部結構原理圖及應用電路) 20.5w次閱讀
- SN74LS161在數字電路中的抗干擾應用 7435次閱讀
- 基于8D鎖存器74LS373的搶答器設計電路 1.2w次閱讀
- 74ls373和74hc573有什么區別 2.6w次閱讀
- 74hc138和74ls138的區別 4.8w次閱讀
- 74hc164d引腳圖及功能 4.4w次閱讀
下載排行
本周
- 1AN-1267: 使用ADSP-CM408F ADC控制器的電機控制反饋采樣時序
- 1.41MB | 5次下載 | 免費
- 2AN158 GD32VW553 Wi-Fi開發指南
- 1.51MB | 2次下載 | 免費
- 3Multisim的上百個仿真實例資料合集
- 12.34 MB | 1次下載 | 10 積分
- 4嵌入式軟件開發符合ISO 26262 功能安全標準
- 1.61 MB | 1次下載 | 免費
- 5AN148 GD32VW553射頻硬件開發指南
- 2.07MB | 1次下載 | 免費
- 6PZT驅動開關電路
- 0.09 MB | 1次下載 | 免費
- 7選擇DSP處理器ADSP-2101與DSP16A的注意事項
- 728.91KB | 次下載 | 免費
- 8EE-23:AD1847/ADSP-2181環回示例,使用單個索引寄存器實現SPORT自動緩沖
- 22.82KB | 次下載 | 免費
本月
- 1ADI高性能電源管理解決方案
- 2.43 MB | 452次下載 | 免費
- 2免費開源CC3D飛控資料(電路圖&PCB源文件、BOM、
- 5.67 MB | 139次下載 | 1 積分
- 3基于STM32單片機智能手環心率計步器體溫顯示設計
- 0.10 MB | 132次下載 | 免費
- 4美的電磁爐維修手冊大全
- 1.56 MB | 24次下載 | 5 積分
- 5如何正確測試電源的紋波
- 0.36 MB | 19次下載 | 免費
- 6感應筆電路圖
- 0.06 MB | 10次下載 | 免費
- 7LZC3106G高性能諧振控制器中文手冊
- 1.29 MB | 9次下載 | 1 積分
- 8萬用表UT58A原理圖
- 0.09 MB | 9次下載 | 5 積分
總榜
- 1matlab軟件下載入口
- 未知 | 935121次下載 | 10 積分
- 2開源硬件-PMP21529.1-4 開關降壓/升壓雙向直流/直流轉換器 PCB layout 設計
- 1.48MB | 420062次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233088次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費下載
- 340992 | 191367次下載 | 10 積分
- 5十天學會AVR單片機與C語言視頻教程 下載
- 158M | 183335次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81581次下載 | 10 積分
- 7Keil工具MDK-Arm免費下載
- 0.02 MB | 73810次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65988次下載 | 10 積分
評論